#### This document is for:

- PCB PT8620 rev. 0 prototype with firmware LTC\_v.1.5.hex
- Mainframe firmware pt5300\_v6.6.bin (checksum 8851)

## Longitudinal Time Code module - PT8620 (rev. 0 prototype)

This optional board consists mainly of the following parts:

- A PSoC microprocessor (μP).
- A VITC decoder (Vertical Interval Time Code).
- An LTC generator (Longitudinal Time Code).
- An RTC (Real Time Clock).

### **General Information**

The purpose of the PT 8620 is to generate an LTC data stream as a balanced audio signal from a number of time sources:

- The on-board battery backed up real time clock (RTC).
- The on-board VITC decoder.
- GPS time supplied from the mainboard.

## **Clocking considerations**

The mainboard signals FF\_G (PAL) and FF\_M (NTSC) are frame start pulses. FF\_G is a positive  $64\mu s$  wide pulse at horizontal line #1 and FF\_M is a positive  $64\mu s$  pulse at horizontal line #4. These correspond to vertical sync positions in the video signal.



Unfortunately, the frame sync pulses are not stable enough to be used for generation of the LTC telegram clock as originally intended by using the partly analogue PLL. It has been seen that the frame sync pulse can jump in position causing corrupt LTC data. LTC clocking is now based on the OCXO 27MHz from the mainframe.

### Schematic description of hardware

The microprocessor ( $\mu$ P) fetches the time from the on-board sources via a 3.3V I<sup>2</sup>C interface (RTC address 0x68), (VITC decoder address 0x5D).

The GPS time is fetched via the mainboard. The communication with the mainboard is handled with a separate 5V I<sup>2</sup>C interface with the PT8620 slave address 0x55.

The partly analogue PLL circuit is generating approx. 4 kHz pulses locked to the delayed frame sync pulse, FFD, produced by the  $\mu P$ . The delay is based on LTC specifications (64  $\mu s$ ). The 4 kHz signal was formerly used for clocking out the LTC data serial shift register but is now replaced by a digital on chip solution.

The VITC decoder is a stand alone chip and VITC data is fetched directly from here.

The RTC is a 10 ppm drift, internal crystal controlled, battery backed up second counter. The counter's registers will be converted into a valid time format by the  $\mu$ P.

The LTC digital data is guided to a  $\mu P$  on-chip integrator to provide the correct rise/fall time (40  $\mu$ s), then to a voltage divider, a low pass filter and a balanced audio op-amp to provide an LTC signal according to LTC specifications. Expect outputs around 1.8 Volts peak-to-peak on each balanced channel. Note the balanced LTC out connector has GND in the centre, pin 2, while an XLR socket typically has pin 1 connected to GND.

The connectors XK1 should be connected to the mainboard's XK1. XK2 is a parallel to XK1 and can be used for general purpose. XE1 should be connected to the GPS board to look for valid pulse per second (PPS) pulses.

<u>Note</u> the three bold red wires in the schematic are changes to this prototype board that should be made manually on the printed circuit board with thin wires after the production.











## Manually mounted wires

This board is a prototype. Three additional connections must be made manually after PCB production to correct layout faults and interface connections updated after the design phase. The following pictures show how they could be soldered.

Connect left side of R18 to right side of C43 to provide 3.3V to the video decoder chip IC7.

Connect left side of C20 (symbol not shown) to left side of C31 to provide 5V to analogue section of IC6.

Remove R23 (if mounted) and connect left side of R23 through the TP8 hole to pin 19 of connector XE1 on the bottom side to provide 3.3V GPS PPS signals to the  $\mu$ P.



Wires mounted manually after production, top



Wires mounted manually after production, bottom

### Schematic description of PSoC design

This chapter explains the functionality of the components imported into the PSoC. The file <a href="https://example.com/linearing-new-normalism/">LTC PSoC datasheet.pdf</a> contains the schematics and other information about the flashed hardware design inside the CY8C38AXI PSoC.

#### **Schematic sheet: Frames**

The VideoSystemSelector toggles between PAL and NTSC. The FF\_G or FF\_M signals are fed to the PWM\_2 component that delays the signals 64µs according to LTC specifications. This delayed signal (DelayedFrame) indicates the start of the LTC telegram. The delayed signal is also fed into the external PLL circuit as 'signal in'.

#### Schematic sheet: PLL

This 'PLL' is a PWM generating a 2x clock rate for the LTC generator. The PLL function is implemented by adjusting the PWM period by  $\pm 1$  to tune the LTC telegram into the same position as the DelayedFrame.

PMW settings for PAL: Input 42 MHz, period 10499 gives 4000 Hz PWM settings for NTSC: Input 42 MHz, period 8758 gives 4795 Hz The PWM duty cycle is not 50% which is OK here.

#### Schematic sheet: LTC digital

LTC generator:

Control\_Reg\_1 resets SPI and enables audio output. SPIM\_1 sends out LTC serial data with a rate of LTC\_Clock/2. isr\_SPIM\_1 is trigged if SPIM\_1 runs out of data.

Bi-phase modulator:

Discrete logic explanation: Upper part consisting of a NOT gate and a DFF toggles the XNOR output at every sclk positive edge from the SPI indicating a new LTC bit start. Lower part toggles the XNOR output at every sclk negative edge from the SPI - ONLY IF the data bit stored in the first DFF is '1'.

Audio relay:

Works as a latch being transparent if Audio\_Enable is set on next FrameSync positive clock edge. Primarily used for suppressing corrupt data from being transmitted during power up.

LTC lock checker:

The Counter\_1 will count 80 bytes sent from the SPI and then set the comp output.

If DelayedFrame is high at this time, isr\_Locked will be trigged. Also the bit Status\_Reg\_1[status\_1] will indicate that the LTC data is locked to the delayed frame sync signal.

Status reg:

Bit0: High if SPI is out of data.

Bit1: High if LTC stream is locked to DelayedFrame.

#### Phase timing:

PWM\_3 is a fast one shot generator trigged by DelayedFrame. This one shot will reset the μs counter Counter\_2, which is then captured by the first bit in the LTC data stream causing isr\_PhaseTiming to be trigged. The value of the Counter\_2 will hence contain the μs difference in phase between DelayedFrame and LTC bit #1. The firmware will use this value to adjust PWM\_1 period in the digital PLL.

#### Schematic sheet: LTC analog

The bi-phase modulated digital LTC signal is guided into an integrator to provide proper rise/fall time of 40  $\mu$ s according to LTC specifications. Note that the integrator is only controlling the slew rate during virtual zero condition. For every pulse it will be forced into saturation and it's virtual zero will be operated rail-to-rail. This means we need to take approx. 15  $\mu$ s from the delayed frame sync pulse to discharge the integrator's capacitor before entering its linear region (see Frame sync schematic sheet).

#### **Schematic sheet: RTC & VITC**

An I<sup>2</sup>C master communicated with the external RTC and VITC circuits.

#### **Schematic sheet: GPS**

A pulse per second (PPS) signal is read from the GPS board.

## Schematic sheet: Timers Slow timers used internally.

#### Schematic sheet: I<sup>2</sup>C & UART

The I<sup>2</sup>C slave component takes care of the communication with the mainboard and the UART is for debugging only.

#### **Schematic sheet: IOs**

Collection of pins on the  $\mu P$  which should be connected to ground for limiting noise impact on the board. Also contains the main digital input clock source from the mainframe's OCXO 27 MHz.

#### Schematic sheet: Analog PLL (not used, but active)

The output from the external PLL circuit is here divided by 160 end fed back into the external PLL circuit's 'compare in', resulting in an output frequency around 4 kHz (PAL 25 fps \* 160 = 4000). The PLL lock detector checks if the external PLL is locked to the delayed FF\_G or FF\_M signal.

#### Schematic sheet: FF simulator (disabled)

Disabled sheet, used for debugging the board as stand alone. The FF simulator can provide artificial frame sync pulses.

#### Schematic sheet: UBLOX (disabled)

Disabled sheet, used for future direct UART connection to the GPS chip on PT8616.

#### **Time sources**

The PT8620 starts up in PAL, RTC mode. The mainboard handles all changes between video systems and time sources.

#### **RTC**

The  $\mu P$  will read the RTC counter and convert it into the current time. The first LTC data is sent out on the next frame sync pulse as HH:MM:SS:01 for PAL. For NTSC the first frame number can be 01 or 03 due to drop frame procedures. The  $\mu P$  now acts as an RTC clocked by the OCXO and phase locked to the frame sync pulses to be genlocked to the rest of the system. The RTC can be set from the mainboard user interface (display, keyboard, serial). If GPS is used as time source, a valid GPS time will update the RTC counter automatically.

#### **GPS**

The mainboard tells the PT8620 to use GPS as time source by writing binary x0010xxx to register 3 (see Table 1). The PT8620  $\mu$ P will wait for a pulse per second (PPS) rising edge from the GPS board. Then it will ask the mainboard for the current GPS time, by setting bit 7 (GPS req) in register 24. The mainboard responds by copying the GPS time string into registers 4-14 and setting bit 3 (set time) in register 3. This response is expected within 400 ms so the fetched GPS time will correspond to the PPS signal earlier received. It is assumed, that the GPS will report a time related to a PPS signal 500ms before and after the PPS . If the response is received later than 400 ms after the PPS, the bit 7 (GPS req) of register 24 will be cleared and set again to start a new GPS time search sequence. If the GPS time search sequence is successful, the PT8620 will add one second and one frame to the time and wait for the next PPS before the LTC data stream is started. E.g. If the time "22:00:00" is received, then the first LTC data to be generated is "22:00:01:01". A valid GPS time will update the RTC automatically. As from firmware version 1.5 any request for a GPS time will start a resync command followed by a 45 seconds pause allowing PT8616 to update its internal RTC. This is required because the requested time will come from PT8616 RTC and not directly from the GPS chip.

#### **VITC**

The  $\mu P$  will read the VITC data from one frame (two fields), add one frame and send it out as LTC data on the next frame sync pulse. When generating LTC data from VITC, the sync generator should be genlocked to the incoming video signal.

#### **Note on functionality**

The LTC telegram is clocked by the mainframe's 27MHz clock and frequency tuned to each frame according to LTC specifications. If the frame sync pulse jumps for any reason e.g. NTSC resync, the LTC telegram will not be fixed to the frame but will tune in on the nearest frame sync pulse a.s.a.p. typically within one minute. This is done by adjusting the LTC clock rate slightly, allowing an LTC decoder to continue reading telegrams within LTC specifications.

# I<sup>2</sup>C mainboard interface

| I <sup>2</sup> C regis | sters on the              | LTC-mo    | dule, addr                                                                                                     | ess 0x55               |                            | Version 1.5 |          |         |          |     |     |
|------------------------|---------------------------|-----------|----------------------------------------------------------------------------------------------------------------|------------------------|----------------------------|-------------|----------|---------|----------|-----|-----|
|                        |                           |           |                                                                                                                |                        |                            |             |          |         |          |     |     |
| Register               |                           | direction | 7                                                                                                              | 6                      | 5                          | 4           | 3        | 2       | 1        | 0   | bit |
| 0                      | set hh                    | W         | h                                                                                                              | h                      | h                          | h           | h        | h       | h        | h   |     |
| 1                      | set mm r                  | W         | m                                                                                                              | m                      | m                          | m           | m        | m       | m        | m   |     |
| 2                      | set ss r                  | w         | S                                                                                                              | S                      | S                          | S           | S        | S       | S        | S   |     |
| 3                      | ctrl1 r                   | w         | -PAL/NTSC                                                                                                      | Time SRC2              | Time SRC1                  | Time SRC0   | Set Time | Refresh | Non-drop |     |     |
| 4                      | * r                       | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 5                      | [] r                      | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 6                      | HH r                      | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 7                      | HH r                      | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 8                      | : r                       | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 9                      | MM r                      | w         | Time string from GPS                                                                                           |                        |                            |             |          |         |          |     |     |
| 10                     | MM r                      | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 11                     | : r                       | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 12                     | SS r                      | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 13                     | SS r                      | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 14                     | /0 r                      | w         |                                                                                                                |                        |                            |             |          |         |          |     |     |
|                        |                           |           |                                                                                                                |                        |                            |             |          |         |          |     |     |
| 24                     | ctrl2 r                   |           | GPS req                                                                                                        | PPS OK                 | GPS gen                    | PPS         | VITC OK  |         |          |     | 1   |
| 25                     | get hh r                  |           | h                                                                                                              | h                      | h                          | h           | h        | h       | h        | h   | 1   |
|                        | get mm r                  |           | m                                                                                                              | m                      | m                          | m           | m        | m       | m        | m   |     |
|                        | get ss r                  |           | S                                                                                                              | S                      | S                          | S           | S        | S       | S        | S   |     |
|                        | ID r                      |           | 1                                                                                                              | 0                      | 1                          | 0           | 1        | 0       | 1        | 0   |     |
| 29                     | fw version r              |           | msb                                                                                                            | msb                    | msb                        | msb         | msb      | msb     | msb      | msb |     |
| 30                     | fw version r              |           | lsb                                                                                                            | lsb                    | Isb                        | lsb         | lsb      | lsb     | Isb      | lsb | +   |
|                        |                           |           |                                                                                                                |                        |                            |             |          |         |          |     |     |
| ctrl1                  | (mainboard to LTC module) |           |                                                                                                                |                        |                            |             |          |         |          |     | +   |
| bit 7                  | -PAL/NTSC                 |           | Video system                                                                                                   | : 0=PAL. 1=N           | TSC                        |             |          |         |          |     | +   |
| bit 6                  | Time SRC2                 |           |                                                                                                                |                        |                            |             |          |         |          |     | +   |
| bit 5                  | Time SRC1                 |           | Time source: 000=RTC, 001=GPS, 010=VITC                                                                        |                        |                            |             |          |         |          |     |     |
|                        | Time SRC0                 |           |                                                                                                                |                        |                            |             |          |         |          |     |     |
|                        | Set Time                  |           | 1=Set LTC time (including the onboard RTC) by registers 0-2. Cleared by LTC-module                             |                        |                            |             |          |         |          |     |     |
| bit 2                  | Refresh                   |           | 1=Refresh. Refresh time from the current source. Used for daylight savings and NTSC resync. Cleared by LTC-moc |                        |                            |             |          |         |          |     |     |
| bit 1                  | Non-drop                  |           | 0=Drop frames, 1=Non drop frames                                                                               |                        |                            |             |          |         |          |     |     |
| V.C 1                  | оп агор                   |           | 2 Diopinalit                                                                                                   | , <u> </u>             | p                          |             |          |         |          |     | +   |
| ctrl2                  | (LTC module to            | n mainhoa | rd)                                                                                                            |                        |                            |             |          |         |          |     | +   |
|                        | GPS req                   |           | LTC sets this to 1 if it wants mainboard to provide GPS time in registers 0-2                                  |                        |                            |             |          |         |          |     | +   |
| bit 6                  | PPS OK                    |           | LTC sets this to 1 if the GPS pulse per second (pps) is received periodically                                  |                        |                            |             |          |         |          |     | +   |
|                        | GPS gen                   |           | LTC sets this if successfully genlocked to GPS                                                                 |                        |                            |             |          |         |          |     | +   |
| bit 4                  | reserved                  |           | Reserved Reserved                                                                                              |                        |                            |             |          |         |          |     |     |
| bit 3                  | VITC OK                   |           | LTC sets this to 1 if VITC is received on video input                                                          |                        |                            |             |          |         |          |     | +   |
| סונט                   | VII C OK                  |           | _                                                                                                              | .0 1 11 111 11 10 13 1 | CCCIVCU OII VI             | aco input   |          |         |          |     | +   |
|                        |                           |           |                                                                                                                |                        |                            |             |          |         |          |     | +   |
|                        |                           |           |                                                                                                                |                        | : I <sup>2</sup> C mainhoa | 1:          |          |         |          |     |     |

Table 1: I<sup>2</sup>C mainboard interface

## **Signal verification**

#### **PAL**



CH1: FF\_G internal PAL frame sync pulse

CH2: PAL Black Burst output
CH3: LTC data out (one channel)



Zoomed in. FF\_G pulse is in sync with line #1 on the BB output. First bit of LTC stream starts 64  $\mu$ s later with a rise time of 40  $\mu$ s.

#### **NTSC**



CH1: FF\_M internal NTSC frame sync pulse

CH2: NTSC Black Burst output CH3: LTC data out (one channel)



Zoomed in. FF\_M pulse is in sync with line #4 on the BB output. First bit of LTC stream starts 64  $\mu$ s later with a rise time of 40  $\mu$ s.

The end of the LTC signal is easily recognized by a large number of 1's followed by a single 01. The last 1 is almost done when the FF\_x signal triggers the scope.

## **Testpoints**

TP1: PLL Locked. This test point is high if the 4 kHz signal is locked to the delayed frame sync pulses.

TP2: Unbalanced LTC output.

TP3: 4 kHz signal locked to delayed frame sync.

TP4: +12V

TP5: -5V

TP6: +5V

TP7: +1.8V

TP8: +3.3V

## **Programming**

Programming procedure:

- 1) Connect the LTC board to the mainboard via the XK1 terminal.
- 2) Connect the Cypress MiniProg3 programmer to the J11 terminal as shown below.



- 3) Run the program PSoC Programmer (supplied with MiniProg3 or www.cypress.com).
- 4) Set up the PSoC Programmer as shown in the next figure. <u>Do NOT</u> apply power from the programmer to the LTC module which should be powered by the VariTime Sync Generator mainboard only.



- 5) Power up the VariTime Sync Generator.
- 6) Open the provided hex file, e.g. "LTC.hex".
- 7) Program the board.
- 8) Shut power off for the VariTime Sync Generator.
- 9) Unplug the programming cable and restore VariTime Sync Generator power to initiate a fresh restart.